

# **Microelectronics** System Design

Leader: Prof. Alex Yakovlev

School of *Electrical and* **Electronic Engineering** 

(http://async.org.uk, http://www.ncl.ac.uk/eee/research/groups/micro)

# **Security on-chip**

- Security for chips is a vital issue for many applications
- Asynchronous techniques are relevant in many ways in chip security. For instance, dual-rail logic has a natural advantage when it comes to masking the power signatures of data, and such asynchronous artefacts as metastability may be used to make simple and low-cost true random number generators on chip.

## **Random numbers from metastability**



## **Our Mission**

MSD Newcastle is dedicated to timely innovations in design technology for computational systems and circuits in order to meet the current and future challenges facing the electronics industry. These include:

- Energy and power • Complexity and difficulty of design • Neural-silicon interfaces
  - Variability • Burdens of legacy • On-chip security

• Design automation

## MSD Newcastle is one of the **main research groups** in the School of EEE:

• 25+ research students • 7 academic staff • 7 research staff

#### Our **expertise**:

- Chip design
- FPGA prototyping
- Neuro-silicon interface and wireless telemetry system for neuroscience research

# **Energy Proportionality**

- Energy-harvesting changes the dynamic balance between supply and consumption – supply add operational constraints in real-time
- Adaptation to power changes should be at all levels of abstraction, from logic cells to systems
- Asynchronous (self-timed) techniques support more effective adaptation to Vdd changes via natural temporal robustness; they also offer better energy proportionality
- Good energy characterisation of loads (logic, memory, i/o, RF) is essential for high-quality adaptation
- More theory, models and algorithms are needed for handling the problem of power-adaptation in run-time

#### Memory subsystem working under variable Vdd

Non-deterministically variable Vdd is a characteristic of EH-powered systems. Computational electronics including memory subsystems must work under such an environmental assumption.

Self-timed physically unclonable functions



PUFs are most frequently used for device authentication. The use of self-timed logic addresses some of the inherent issues in PUFs providing a new level of robustness, entropy and size. This leads to increased resistance to modelling attacks and make real-life efficient designs feasible. This work is a recent collaboration with the **Centre for Secure Information Technologies, QUB**, as is our joint research proposal on variability-driven self-timed security.

**BMI** (Brain-Machine interface)

- Emerging technologies
- Microelectrode array, e.g. 10K channels
- Stroke rehabilitation, bionic arm
- Real-time spike processing, spike detection, sorting and decoding
- 33x acceleration comparing to software
- 40x power improvements to classical PCAs
- Support 1000-channels on a single-FPGA



**SRAM** which can work under variable Vdd efficiently poses a number of challenges, best met with asynchronous technology. Full completion detection and acknowledgement for writing in SRAM was previously regarded as either impossible or impractical. In this project, we developed fully speed independent SRAM with completion detection for both reading and writing actions for the first time and demonstrated the efficiency of this method.

## Working under variable Vdd



#### Security with balanced 1-of-n circuits



**SURE Galois** 

128 IP core

**Encoded Logic AES-**



- Wireless power coupling
- Silicone encapsulated for implantation

**On-chip condition monitoring and sensing; On-chip communications (NoC, 2D and 3D)** 

#### **On-chip reference-free voltage sensing**

#### **On-chip communications**

Voltage sensors which work under variable Vdd do not have access to reliable references.





# Networks on chip, sending and receiving monitoring and control data, 3D, 2D.



Sponsors, partners and collaborators

#### School of **CS** and Institute of **Neuroscience**, NU



#### **Dynamic programming network for** NoC

- A dual network approach
- Local queue length defines the cost in SP • DP-net provides optimal decisions
- For online verification - For traffic/power control

